## SWARNANDHRA COLLEGE OF ENGINEEERIN G AND TECHNOLGY (AUTONOMOUS) SEETHARAMPURAM, NARSAPUR-534280, WG- DT, AP DEPARTMENT OF MASTER OF COMPUTER APPLICATIONS ## TEACHING PLAN | Course Code | Course Title | Year /<br>Sem. | Branch | Contact<br>Hr./<br>week | Academic<br>Year | Date of Commencem ent of Semester | |-------------|--------------------------|----------------|--------|-------------------------|------------------|-----------------------------------| | 20MC1T02 | Computer<br>Organization | I/I | MCA | . 6 | 2024-25 | 26.08.2024 | **COURSE OUTCOMES:** Upon the successful completion of this course the student will be able - 1. Understand the basic organization of computer and different instruction formats and addressing modes (K2) - 2. Analyze the concept of pipelining, segment registers and pin diagram of CPU(K4) - 3. Understand and analyze various issues related to memory(K2) - 4. Evaluate various modes of data transfer between CPU and I/O Devices(K5) - 5. Examine various inter connection structures of multiprocessors(K4) | Unit | OUTOCME Blooms Level | | TOPIC/ACTIVITY | Text<br>Book | Contact<br>HOURS | Delivery<br>Method | |------|---------------------------|-----|-------------------------------|--------------|------------------|--------------------| | | Understand<br>the basic | | UNIT-I | | V. | | | Ĭ | organization | 1.1 | Computer Types | Tı | 1 | G1 11 | | | of computer | 1.2 | Functional Units | T1 | 2 | Chalk<br>& | | | and different instruction | 1.3 | Basic Operational<br>Concepts | T1 | 2 | Board, | | | formats and | 1.4 | Bus Structures | T1 | 1 | PPT | | | addressing | 1.5 | Software | T1 | 1 | | | | modes | 1.6 | Performance | T1 | 1 | | | |-----|--------------------------------------------------------------------------------|-------------|-------------------------------------------------------|-------------------------------|--------|-----------------------------------------|--| | | (K2) | 1.7 | Multiprocessors | T1 | 1 | | | | | (112) | 1.8 | Multicomputers | T1 | 1 | | | | | | 1.9 | Historical Perspective | T1 | 1 | | | | | | 1.9 | UNIT - II | | | | | | | | | | | | | | | | | 2.1 | Number and Character representation | T1 | 1 | | | | | | 2,2 | Arithmetic Operations | T1 | 1 | | | | | | 2.3 | Overflow in Integers, | T1 | 1 | | | | | | ٤.3 | Characters | ~~ | _ | | | | | Analyze the | 2.4 | Byte Addressability, Big-<br>endian and Little-endian | T1 | 1 | Chalk | | | | concept of | 2.5 | Word Assignment | T1 | 1 | & | | | | pipelining,<br>segment | 2.6 | Memory Operations | T1 | 1 | Board | | | II | registers and | 2.7 | Register Transfer | T1 | 1 | 200000000000000000000000000000000000000 | | | | pin diagram | 2.7 | Notations | | | PPT,<br>Video | | | | of CPU | 2.8 | Instruction Execution | T1 | 1 | Video | | | | (K4) | 2.9 | Branching and | T <sub>1</sub> | 1 | | | | | | | Condition codes | | | | | | | | 2.10 | Addressing Modes | T1 | 1 | | | | | | 2.11 | Assembly Languages | T1 | 1 | | | | | | 2.12 | Basic I/O Operations | T1 | 1 | 1 | | | | | 2.13 | Stacks and Queues | T1 | 1 | | | | | | 2.14 | Additional instructions | T1 | 1 | | | | | | UNIT - III | | | | | | | | | 3.1 | Accessing I/O Devices | T1 | 1 | | | | | | 3.2 | Interrupts | T1 | 1 | ] | | | | Understand<br>and analyze<br>various<br>issues<br>related to<br>memory<br>(K2) | 3.3 | Controlling Device | T1 | 1 | Î | | | | | 4445-251100 | Requests | | | Chalk | | | | | 3.4 | Use of Interrupts in OS | T1 | 1 | & | | | | | 3.5 | ARM Interrupt Structure | T1 | 1 | 50,500 | | | | | 3.6 | Pentium Interrupt<br>Structure | T1 | 1 | Board | | | III | | - | Mid I Exam | | | PPT | | | | | | Demonstr | | | | | | | | 3.7 | DMA | T1 | 2 | ation | | | | | 3.8 | Buses | T1 | 1 | atton | | | | | 3.9 | Interface Circuits PCI Bus | T <sub>1</sub> T <sub>1</sub> | 2<br>1 | - | | | | | 3.10 | SCSI Bus | T1 | 1 | 1 | | | | 1 | 3.11 | | ** | _ | | | | | | UNIT - IV | | | | | | | | | 4.1 | Connection of Memory<br>and Processor | T1 | 1 | | | | | | | TOTAL CLASSES | | 65 | | |--------------------------------------------------------|---------------------------------------------------------------------|----------------------|------------------------------------------------|----------------|------|--------------| | | | | MID EXAM 2 | | | | | | Course beyond<br>the Syllabus | 5.11 | Interprocessor<br>Communication | T2 | | | | | Examine various inter connection structures of multiprocessors (K4) | 5.10 | Memory Organization in<br>Multiprocessors | T1 | 1 | | | | | 5.9 | Symmetric<br>Multiprocessors | T1 | 1 | PPT | | | | 5.8 | Mixed Topology Networks | T1 | 1 | | | | | 5.7 | Ring Networks | T1 | 1 | | | | | 5.6 | Hypercube Networks, Tree<br>Networks | T1 | 1 | | | V | | 5.5 | Crossbar Networks | T1 | 1 | - &<br>Board | | | | 5.4 | Interconnection Networks:<br>Single Bus, | T1 | 1 | Chalk | | | | 5.3 | Structure of General purpose Multiprocessors | Т1 | 1 | | | | | 5.2 | Pipeline Processors | T1 | 1 | | | | | | 5.1 | Basic Concepts | T1 | 1 | | | 2 8 1 | , | UNIT - V | | | _ | | | | 4.10 | Secondary storage | 11 | | | | | | 4.9 | requirements | T1 | | _ | | | | 4.8 | Virtual memories Memory management | T1<br>T1 | 1 | - | | | (K <sub>5</sub> ) | 4.7 | Performance consideration | T1 | 2 | ation | | | and I/O<br>Devices | 4.6 | Cache memories | T1 | 2 | Demonst | | Evaluate various IV modes of data transfer between CPU | 4.5 | Speed, size and cost | T1 | 1 | PPT, | | | | 7191 | | EPROM, EEPROM,<br>Flash Memories | T1 | 1 | Board | | | | 4.4 | ROM, PROM | T1 | 1 | Chalk<br>& | | | | 4.3 | consideration | T1 | 1 | GI - II- | | | | 4.2 | Semiconductor RAM<br>memories<br>Memory System | T1 | 2 | | ## Recommended Text Books for Reading: - 1. Carl Hamacher, Zvonks Vranesic, Safea Zaky, Computer Organization, 5th Edition, McGraw Hill, 2011. - 2. John P. Hayes ,3rd. Edition, Computer Architecture and Organization, McGraw Hill, 2012 ## Reference Text Books: - 1. Alex Holmes, Hadoop in Practice MANNING Publ, 2012 - 2. Srinath Perera, Thilina Gunarathne Hadoop MapReduce Cookbook, 2013